《電子技術(shù)應(yīng)用》
您所在的位置:首頁(yè) > 通信與網(wǎng)絡(luò) > 設(shè)計(jì)應(yīng)用 > AD9547網(wǎng)絡(luò)時(shí)鐘與同步方案
AD9547網(wǎng)絡(luò)時(shí)鐘與同步方案
摘要: AD9547是雙路/四路輸入網(wǎng)絡(luò)時(shí)鐘發(fā)生器/同步器,能為許多系統(tǒng)包括同步光網(wǎng)絡(luò)(SONET/SDH)提供同步.輸入基準(zhǔn)頻率從1kHz到750MHz,頻率監(jiān)視1ppm,輸出頻率高達(dá)450MHz,主要應(yīng)用在網(wǎng)絡(luò)同步,OC-192的SONET/SDH時(shí)鐘,無(wú)線基站
Abstract:
Key words :

AD9547是雙路/四路輸入網(wǎng)絡(luò)時(shí)鐘發(fā)生器/同步器,能為許多系統(tǒng)包括同步光網(wǎng)絡(luò)(SONET/SDH)提供同步.輸入基準(zhǔn)頻率從1 kHz 到750 MHz,頻率監(jiān)視1ppm,輸出頻率高達(dá)450MHz,主要應(yīng)用在網(wǎng)絡(luò)同步,OC-192的SONET/SDH時(shí)鐘,無(wú)線基站,控制器,有線基礎(chǔ)設(shè)備和數(shù)據(jù)通信. 本文介紹了AD9547主要特性, 功能方框圖,詳細(xì)方框圖, 輸出同步方框圖和評(píng)估板電路圖以及評(píng)估板材料清單.

AD9547: Dual/Quad Input Network Clock Generator/Synchronizer

The AD9547 provides synchronization for many systems, including synchronous optical networks (SONET/SDH). The AD9547 generates an output clock that is synchronized to one of two differential or four single-ended external input references. The digital PLL allows for reduction of input time jitter or phase noise associated with the external references. The AD9547 continuously generates a clean (low jitter), valid output clock, even when all references fail, by means of digitally controlled loop and holdover circuitry. The AD9547 operates over an industrial temperature range of −40℃ to +85℃.

AD9547主要特性:

Supports Stratum 2 stability in holdover mode

Supports reference switchover with phase build-out

Supports hitless reference switchover

Automatic/manual holdover and reference switchover

2 pairs of reference input pins, with each pair configurable as a single differential input or as 2 independent single-ended inputs

Input reference frequencies from 1 kHz to 750 MHz

Reference validation and frequency monitoring (1 ppm)

Programmable input reference switchover priority

30-bit programmable input reference divider

2 pairs of clock output pins, with each pair configurable as a single differential LVDS/LVPECL output or as 2 single-ended CMOS outputs

Output frequencies up to 450 MHz

20-bit integer and 10-bit fractional programmable feedback divider

Programmable digital loop filter covering loop bandwidths from 0.001 Hz to 100 kHz

Optional low noise LC-VCO system clock multiplier

Optional crystal resonator for system clock input

On-chip EEPROM to store multiple power-up profiles

Software controlled power-down

64-lead LFCSP package

AD9547應(yīng)用:

Network synchronization

Cleanup of reference clock jitter

SONET/SDH clocks up to OC-192, including FEC

Stratum 2 holdover, jitter cleanup, and phase transient control

Stratum 3E and Stratum 3 reference clocks

Wireless base stations, controllers

Cable infrastructure

Data communications

 圖1.AD9547功能方框圖

圖2.AD9547詳細(xì)方框圖

 



圖3.AD9547輸出同步方框圖

圖4.AD9547評(píng)估板電路圖(1)


圖5.AD9547評(píng)估板電路圖(2)


圖6.AD9547評(píng)估板電路圖(3)

 

此內(nèi)容為AET網(wǎng)站原創(chuàng),未經(jīng)授權(quán)禁止轉(zhuǎn)載。
主站蜘蛛池模板: 久久精品一区二区三区资源网| 国产对白真实伦视频在线| 啦啦啦中文在线观看| 3d动漫精品一区二区三区| 成年黄网站色大免费全看| 亚洲免费观看视频| 精品中文字幕一区在线| 国产成人手机高清在线观看网站| CAOPORN国产精品免费视频| 日本久久中文字幕| 亚洲狠狠狠一区二区三区| 色综合久久91| 在线观看无码av网站永久免费| 久久丫精品国产亚洲av| 欧美日韩综合网在线观看| 啊灬啊灬啊灬快灬深用力| 美女网站在线观看视频免费的| 成人区人妻精品一区二区不卡网站| 午夜爽爽爽男女免费观看hd| 18禁免费无码无遮挡不卡网站 | 美女露内裤扒开腿让男生桶| 国产精品人成在线观看| 一区二区三区视频| 日韩一级黄色片| 亚洲日本乱码一区二区在线二产线| 精品无码综合一区二区三区| 国产成人无码一二三区视频| 99re在线观看| 性欧美高清come| 久久精品国产精品亚洲艾草网| 毛片免费在线视频| 国产精品9999久久久久仙踪林| 一级毛片aaaaaa免费看| 日韩精品免费电影| 亚洲福利视频网站| 精品无人区一区二区三区| 国产在线精品一区二区中文| 2022国产成人福利精品视频| 好男人www.| 中文在线天堂资源www| 日韩电影中文字幕|