《電子技術應用》
您所在的位置:首頁 > 模擬設計 > 解決方案 > ADIAD9739AFMC卡和XilinxSP605參考設計方案

ADIAD9739AFMC卡和XilinxSP605參考設計方案

2012-08-01

ADI公司的AD9739A FMC卡是Xilinx SP605, ML605或KC705評估板的子板.兩者組成的平臺能把MPEG TS流轉換成IF或RF信號(單路或多路),并支持大多數數字電視標準(DVB-C,J.83B, DVB-T, ATSC, DVB-S, ...),并可用來評估多種IP核如DVB-C J.83 Annex A/C 調制器,J.83 B有線調制器,DVB-T/H調制器, ATSC調制器,DVB-S調制器等. 主要用在MVD IP核(TS處理,調制,RF上變換).本文介紹了AD9737A/AD9739A產品亮點和主要特性,功能框圖以及ADI AD9739A FMC卡+ Xilinx SP605評估平臺框圖,主要特性和ADI AD9739A FMC評估板電路圖.

The AD9737A/AD9739A are 11-bit and 14-bit, 2.5 GSPS high performance RF DACs that are capable of synthesizing wideband signals from dc up to 3 GHz. The AD9737A/AD9739A are pin and functionally compatible with the AD9739 with the exception that the AD9737A/AD9739A do not support synchronization or RZ mode, and are specified to operate between 1.6 GSPS and 2.5 GSPS.

By elimination of the synchronization circuitry, some nonideal artifacts such as images and discrete clock spurs remain stationary on the AD9737A/AD9739A between power-up cycles, thus allowing for possible system calibration. AC linearity and noise performance remain the same between the AD9739 and the AD9737A/AD9739A.

The inclusion of on-chip controllers simplifies system integration. A dual-port, source synchronous, LVDS interface simplifies the digital interface with existing FGPA/ASIC technology. On-chip controllers are used to manage external and internal clock domain variations over temperature to ensure reliable data transfer from the host to the DAC core. A serial peripheral interface (SPI) is used for device configuration as well as readback of status registers.

The AD9737A/AD9739A are manufactured on a 0.18 μm CMOS process and operate from 1.8 V and 3.3 V supplies. They are supplied in a 160-ball chip scale ball grid array for reduced package parasitics.

AD9737A/AD9739A產品亮點:

1. Ability to synthesize high quality wideband signals with bandwidths of up to 1.25 GHz in the first or second Nyquist zone.

2. A proprietary quad-switch DAC architecture provides exceptional ac linearity performance while enabling mix-mode operation.

3. A dual-port, double data rate, LVDS interface supports the maximum conversion rate of 2500 MSPS.

4. On-chip controllers manage external and internal clock domain skews.

5. Programmable differential current output with an 8.66 mA to 31.66 mA range.

AD9737A/AD9739A主要特性:

Direct RF synthesis at 2.5 GSPS update rate

DC to 1.25 GHz in baseband mode

1.25 GHz to 3.0 GHz in mix-mode

Industry leading single/multicarrier IF or RF synthesis

Dual-port LVDS data interface

Up to 1.25 GSPS operation

Source synchronous DDR clocking

Pin compatible with the AD9739

Programmable output current: 8.7 mA to 31.7 mA

Low power: 1.1 W at 2.5 GSPS

AD9737A/AD9739A 應用:

Broadband communications systems

DOCSIS CMTS systems

Military jammers

Instrumentation, automatic test equipment

Radar, avionics

圖1.AD9737A/AD9739A功能框圖

The AD9739A is a 14-bit, 2.5 GSPS high performance RF DAC capable of synthesizing wideband signals with up to 1.25GHz of bandwidth. This reference design includes a single tone sine generator (DDS) and allows programming the device and monitoring it’s internal status registers. It also programs the ADF4350 clock chip which can generate a 1.6GHz to 2.5GHz clock for the AD9739A from the on-board 25MHz crystal. An alternate clock path using an ADCLK914 is available for driving the clock externally.

圖2.AD9739A FMC評估板外形圖

Eval Board w/ an FMC connector for Xilinx based FPGA development

The Analog Devices AD9739A FMC card is a daughter board that can be used in addition to Xilinx SP605, ML605 or KC705 evaluation boards.

The resulting platform includes all necessary components for the evaluation of most of our IP cores.           
圖3.ADI AD9739A FMC卡+ Xilinx SP605評估平臺框圖

                    
                    

圖4.ADI AD9739A FMC卡+ Xilinx SP605評估平臺外形圖

ADI AD9739A FMC卡+ Xilinx SP605評估平臺主要特性:

The evaluation platform converts an MPEG TS stream into an IF or RF signal (single or multi-channel) and supports most of the digital TV standards (DVB-C, J.83B, DVB-T, ATSC, DVB-S, ...).

The evaluation platform can be used for the evaluation of our IP cores:

DVB-C J.83 Annex A/C modulator

J.83 B cable modulator

DVB-T/H modulator

ATSC modulator

DVB-S modulator

Digital RF Up Converter

DVB Remultiplexer N-to-M

Hardware UDP/IP stack

RTP transmitter

Inputs/Ouputs

1 x UDP/IP input/output for MPEG TS input and IP cores registers configuration

(RJ45 connector on Xilinx SP605/ML605/KC705 board)

1 x IF/RF output (SMA connector on Digilent board)

Typical applications

Evaluation of MVD Cores’ IP cores (TS processing, Modulation, RF Up conversion)

圖5.AD9739A FMC評估板電路圖(1)

圖6.AD9739A FMC評估板電路圖(2)

圖7.AD9739A FMC評估板電路圖(3)

圖8.AD9739A FMC評估板電路圖(4)

圖9.AD9739A FMC評估板電路圖(5)
詳情請見:
http://www.analog.com/static/imported-files/data_sheets/AD9737A_9739A.pdf

http://wiki.analog.com/_media/resources/fpga/xilinx/fmc/ad9739a-fmc-ebz_revb_schematic.pdf



本站內容除特別聲明的原創文章之外,轉載內容只為傳遞更多信息,并不代表本網站贊同其觀點。轉載的所有的文章、圖片、音/視頻文件等資料的版權歸版權所有權人所有。本站采用的非本站原創文章及圖片等內容無法一一聯系確認版權者。如涉及作品內容、版權和其它問題,請及時通過電子郵件或電話通知我們,以便迅速采取適當措施,避免給雙方造成不必要的經濟損失。聯系電話:010-82306118;郵箱:aet@chinaaet.com。
主站蜘蛛池模板: 欧美交换配乱吟粗大| japanesehd奶水哺乳期| 精品福利一区3d动漫| 天天色天天色天天色| 亚洲国产精品线在线观看| 成年美女黄网站色| 成人毛片在线播放| 亚洲精品免费在线观看| 被夫上司持续侵犯7天| 好紧好爽欲yy18p| 亚洲日韩一区二区三区| 高清影院在线欧美人色| 夜精品a一区二区三区| 五月亭亭免费高清在线| 美女扒开粉嫩尿口漫画| 天天狠天天透天干天天怕∴| 久久精品国产一区二区三区| 泰国午夜理伦三级| 国产在线高清视频无码| 一级免费黄色毛片| 最近韩国免费观看hd电影国语| 国产v片成人影院在线观看| a级毛片免费全部播放无码| 日本大片免a费观看视频| 免费看毛片电影| 福利网站在线播放| 成人精品一区二区三区中文字幕 | 亚洲av无码一区二区三区在线播放 | 国产一区在线视频观看| 99精品在线观看| 最好看的2018中文字幕国语免费 | 97日日碰人人模人人澡| 日本老熟妇xxxxx| 偷拍区小说区图片区另类呻吟 | 日本在线视频WWW鲁啊鲁| 亚洲中文字幕无码av永久| 羞耻暴露办公室调教play视频| 国产日产一区二区三区四区五区| 一区二区三区视频免费| 极品美女丝袜被的网站| 公和我做好爽添厨房|